Affiliation:
1. Department of Electrical Engineering, North Carolina A and T State University, Greensboro, NC 27411, USA
Abstract
A technique for designing totally self-checking (TSC) FCMOS (Fully Complementary
MOS) designs for multiple faults is presented in this paper. The existing techniques for
self checking design consider only single faults, and suffer from high silicon area
overhead. The multiple faults considered in this paper are multiple breaks, multiple
transistors stuck-offs and multiple transistors stuck-ons. Starting from FCMOS design,
small modifications (addition of two-weak transistors) make the original circuit totally
self-checking. Experiemntal results show the overhead, delay and power consumption
for the proposed technique. This paper also presents a technique for designing
multistage TSC FCMOS circuits.
Subject
Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Hardware and Architecture
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献