Scalable FPGA-based architecture for DCT computation using dynamic partial reconfiguration

Author:

Huang Jian1,Parris Matthew1,Lee Jooheung1,Demara Ronald F.1

Affiliation:

1. University of Central Florida, Orlando, FL

Abstract

In this article, we propose field programmable gate array-based scalable architecture for discrete cosine transform (DCT) computation using dynamic partial reconfiguration. Our architecture can achieve quality scalability using dynamic partial reconfiguration. This is important for some critical applications that need continuous hardware servicing. Our scalable architecture has three features. First, the architecture can perform DCT computations for eight different zones, that is, from 1 × 1 DCT to 8× 8 DCT. Second, the architecture can change the configuration of processing elements to trade off the precisions of DCT coefficients with computational complexity. Third, unused PEs for DCT can be used for motion estimation computations. Using dynamic partial reconfiguration with 2.3MB bitstreams, 80 distinct hardware architectures can be implemented. We show the experimental results and comparisons between different configurations using both partial reconfiguration and nonpartial reconfiguration process. The detailed trade-offs among visual quality, power consumption, processing clock cycles, and reconfiguration overhead are analyzed in the article.

Publisher

Association for Computing Machinery (ACM)

Subject

Hardware and Architecture,Software

Reference22 articles.

1. Barry H. 1996. An Introduction to MPEG-2. Chapman&Hall New York. Barry H. 1996. An Introduction to MPEG-2. Chapman&Hall New York.

2. Motion estimation architecture for video compression

3. A Fast Computational Algorithm for the Discrete Cosine Transform

Cited by 38 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Selective Encryption of Compressed Image Regions on the Edge with Reconfigurable Hardware;2023 IEEE High Performance Extreme Computing Conference (HPEC);2023-09-25

2. Transform-Based Feature Map Compression for CNN Inference;2021 IEEE International Symposium on Circuits and Systems (ISCAS);2021-05

3. Design and Implementation of Approximate DCT Architecture in Quantum-Dot Cellular Automata;IEEE Transactions on Very Large Scale Integration (VLSI) Systems;2020-12

4. Build Automation and Runtime Abstraction for Partial Reconfiguration on Xilinx Zynq UltraScale+;2020 International Conference on Field-Programmable Technology (ICFPT);2020-12

5. Design of a Dynamic Reconfigurable Microsystem Based on SIP;Journal of Physics: Conference Series;2020-06-01

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3