Interconnect-Aware Coherence Protocols for Chip Multiprocessors

Author:

Cheng Liqun1,Muralimanohar Naveen1,Ramani Karthik1,Balasubramonian Rajeev1,Carter John B.1

Affiliation:

1. University of Utah

Abstract

Improvements in semiconductor technology have made it possible to include multiple processor cores on a single die. Chip Multi-Processors (CMP) are an attractive choice for future billion transistor architectures due to their low design complexity, high clock frequency, and high throughput. In a typical CMP architecture, the L2 cache is shared by multiple cores and data coherence is maintained among private L1s. Coherence operations entail frequent communication over global on-chip wires. In future technologies, communication between different L1s will have a significant impact on overall processor performance and power consumption. On-chip wires can be designed to have different latency, bandwidth, and energy properties. Likewise, coherence protocol messages have different latency and bandwidth needs. We propose an interconnect composed of wires with varying latency, bandwidth, and energy characteristics, and advocate intelligently mapping coherence operations to the appropriate wires. In this paper, we present a comprehensive list of techniques that allow coherence protocols to exploit a heterogeneous interconnect and evaluate a subset of these techniques to show their performance and power-efficiency potential. Most of the proposed techniques can be implemented with a minimum complexity overhead.

Publisher

Association for Computing Machinery (ACM)

Reference43 articles.

1. {1} SGI Altix 3000 Configuration. "http://www.sgi.com/products/servers/altix/configs.html". {1} SGI Altix 3000 Configuration. "http://www.sgi.com/products/servers/altix/configs.html".

2. Clock rate versus IPC

3. Microarchitectural Wire Management for Performance and Power in Partitioned Architectures

Cited by 39 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Nanoscale Electrically Driven Light Source Based on Hybrid Semiconductor/Metal Nanoantenna;The Journal of Physical Chemistry Letters;2022-05-19

2. Invalidate or Update? Revisiting Coherence for Tomorrow's Cache Hierarchies;2021 30th International Conference on Parallel Architectures and Compilation Techniques (PACT);2021-09

3. Breaking the von Neumann bottleneck: architecture-level processing-in-memory technology;Science China Information Sciences;2021-04-27

4. Design of a Reliable Cache System for Heterogeneous CMPs;Journal of Circuits, Systems and Computers;2018-08-23

5. Scalability of Broadcast Performance in Wireless Network-on-Chip;IEEE Transactions on Parallel and Distributed Systems;2016-12-01

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3