Field Programmable Compressor Trees

Author:

Cevrero Alessandro1,Athanasopoulos Panagiotis1,Parandeh-Afshar Hadi1,Verma Ajay K.1,Niaki Hosein Seyed Attarzadeh2,Nicopoulos Chrysostomos3,Gurkaynak Frank K.4,Brisk Philip1,Leblebici Yusuf1,Ienne Paolo1

Affiliation:

1. Ecole Polytechnique Fédérale de Lausanne (EPFL)

2. Royal Institute of Technology, Sweden

3. University of Cyprus

4. Swiss Federal Institute of Technology, Zurich (ETHZ)

Abstract

Multi-input addition occurs in a variety of arithmetically intensive signal processing applications. The DSP blocks embedded in high-performance FPGAs perform fixed bitwidth parallel multiplication and Multiply-ACcumulate (MAC) operations. In theory, the compressor trees contained within the multipliers could implement multi-input addition; however, they are not exposed to the programmer. To improve FPGA performance for these applications, this article introduces the Field Programmable Compressor Tree (FPCT) as an alternative to the DSP blocks. By providing just a compressor tree, the FPCT can perform multi-input addition along with parallel multiplication and MAC in conjunction with a small amount of FPGA general logic. Furthermore, the user can configure the FPCT to precisely match the bitwidths of the operands being summed. Although an FPCT cannot beat the performance of a well-designed ASIC compressor tree of fixed bitwidth, for example, 9×9 and 18×18-bit multipliers/MACs in DSP blocks, its configurable bitwidth and ability to perform multi-input addition is ideal for reconfigurable devices that are used across a variety of applications.

Publisher

Association for Computing Machinery (ACM)

Subject

General Computer Science

Reference36 articles.

1. Conversion of control dependence to data dependence

2. Altera Corporation. 2006. Stratix II performance and logic efficiency analysis. White paper. September. http://www.altera.com/. Altera Corporation. 2006. Stratix II performance and logic efficiency analysis. White paper. September. http://www.altera.com/.

3. Altera Corporation. 2008a. Stratix II device handbook. http://www.altera.com/. Altera Corporation. 2008a. Stratix II device handbook. http://www.altera.com/.

4. Altera Corporation. 2008b. Stratix III device handbook. http://www.altera.com/. Altera Corporation. 2008b. Stratix III device handbook. http://www.altera.com/.

5. Altera Corporation. 2008c. Stratix IV device handbook. http://www.altera.com/. Altera Corporation. 2008c. Stratix IV device handbook. http://www.altera.com/.

Cited by 5 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. FPGA Architecture: Principles and Progression;IEEE Circuits and Systems Magazine;2021

2. Prototyping design of a flexible DSP block with pipeline structure for FPGA;IEICE Electronics Express;2016

3. Multioperand Redundant Adders on FPGAs;IEEE Transactions on Computers;2013-10

4. Optimizing Floating Point Units in Hybrid FPGAs;IEEE Transactions on Very Large Scale Integration (VLSI) Systems;2012-07

5. Highly Versatile DSP Blocks for Improved FPGA Arithmetic Performance;2010 18th IEEE Annual International Symposium on Field-Programmable Custom Computing Machines;2010

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3