Computing Architectural Vulnerability Factors for Address-Based Structures

Author:

Biswas Arijit1,Racunas Paul1,Cheveresan Razvan2,Emer Joel1,Mukherjee Shubhendu S.1,Rangan Ram3

Affiliation:

1. Intel Corp.

2. Sun Microsystems

3. Princeton University

Abstract

Processor designers require estimates of the architectural vulnerability factor (AVF) of on-chip structures to make accurate soft error rate estimates. AVF is the fraction of faults from alpha particle and neutron strikes that result in user-visible errors. This paper shows how to use a performance model to calculate the AVF of address-based structures, using a data cache, a data translation buffer, and a store buffer as examples. We describe how to perform a detailed breakdown of lifetime components (e.g., fill-to-read, read-to-evict) of bits in these structures into ACE (required for architecturally correct execution), un-ACE (unnecessary for ACE), and unknown components. This lifetime analysis produces best estimate AVFs for these three structuresý data arrays of 6%, 36%, and 4%, respectively. We then present a new technique,hamming-distance-one analysis, and show that it predicts surprisingly low best estimate AVFs of 0.41%, 3%, and 7.7% for the structuresý tag arrays. Finally, using our lifetime analysis framework, we show how two AVF reduction techniques - periodic flushing and incremental scrubbing - can reduce the AVF by converting ACE lifetime components into un-ACE without affecting performance significantly.

Publisher

Association for Computing Machinery (ACM)

Reference14 articles.

1. {1} AMD "BIOS and Kernel Developer's Guide for AMD Athlon TM 64 and AMD OpteronTM Processors." Publication #26094 Revision 3.14 April 2004 http://www.amd.com/usen/assets/content_type/white_papers_and_tech_docs/ 26094.PDF. {1} AMD "BIOS and Kernel Developer's Guide for AMD Athlon TM 64 and AMD Opteron TM Processors." Publication #26094 Revision 3.14 April 2004 http://www.amd.com/usen/assets/content_type/white_papers_and_tech_docs/ 26094.PDF.

2. {2} D. Bossen "CMOS Soft Errors and Server Design " 2002 IRPS Tutorial Notes - Reliability Fundamentals April 7 2002. {2} D. Bossen "CMOS Soft Errors and Server Design " 2002 IRPS Tutorial Notes - Reliability Fundamentals April 7 2002.

3. Asim: a performance model framework

Cited by 16 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Fault-Tolerant General Purposed Processors;Built-in Fault-Tolerant Computing Paradigm for Resilient Large-Scale Chip Design;2023

2. Evaluating Soft Error Mitigation Trade-offs During Early Design Stages;Architecture of Computing Systems;2021

3. Cache Reconfiguration Using Machine Learning for Vulnerability-aware Energy Optimization;ACM Transactions on Embedded Computing Systems;2019-03-31

4. Memory-Aware Design Space Exploration for Reliability Evaluation in Computing Systems;Journal of Electronic Testing;2019-03-16

5. Background and Related Work;Reliable Software for Unreliable Hardware;2016

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3