VTR 7.0

Author:

Luu Jason1,Goeders Jeffrey2,Wainberg Michael1,Somerville Andrew3,Yu Thien1,Nasartschuk Konstantin3,Nasr Miad1,Wang Sen3,Liu Tim1,Ahmed Nooruddin1,Kent Kenneth B.3,Anderson Jason1,Rose Jonathan1,Betz Vaughn1

Affiliation:

1. University of Toronto

2. University of British Columbia

3. University of New Brunswick

Abstract

Exploring architectures for large, modern FPGAs requires sophisticated software that can model and target hypothetical devices. Furthermore, research into new CAD algorithms often requires a complete and open source baseline CAD flow. This article describes recent advances in the open source Verilog-to-Routing (VTR) CAD flow that enable further research in these areas. VTR now supports designs with multiple clocks in both timing analysis and optimization. Hard adder/carry logic can be included in an architecture in various ways and significantly improves the performance of arithmetic circuits. The flow now models energy consumption, an increasingly important concern. The speed and quality of the packing algorithms have been significantly improved. VTR can now generate a netlist of the final post-routed circuit which enables detailed simulation of a design for a variety of purposes. We also release new FPGA architecture files and models that are much closer to modern commercial architectures, enabling more realistic experiments. Finally, we show that while this version of VTR supports new and complex features, it has a 1.5× compile time speed-up for simple architectures and a 6× speed-up for complex architectures compared to the previous release, with no degradation to timing or wire-length quality.

Funder

Semiconductor Research Corporation

NSERC, SRC, Altera, and Texas Instruments

Natural Sciences and Engineering Research Council of Canada

Texas Instruments Inc.

Publisher

Association for Computing Machinery (ACM)

Subject

General Computer Science

Reference42 articles.

1. Three-dimensional place and route for FPGAs

2. Altera. 2009. Stratix IV Device Family Overview. http://www.altera.com/literature/hb/stratix-iv/stx4_siv51001.pdf. Altera. 2009. Stratix IV Device Family Overview. http://www.altera.com/literature/hb/stratix-iv/stx4_siv51001.pdf.

3. Altera. 2012a. PowerPlay Early Power Estimator: User Guide. http://www.altera.com/support/devices/estimator/pow-powerplay.jsp. Altera. 2012a. PowerPlay Early Power Estimator: User Guide. http://www.altera.com/support/devices/estimator/pow-powerplay.jsp.

4. Altera. 2012b. Stratix V Device family overview. http://www.altera.com/devices/fpga/stratix-fpgas/stratix-v/stxv-index.jsp. Altera. 2012b. Stratix V Device family overview. http://www.altera.com/devices/fpga/stratix-fpgas/stratix-v/stxv-index.jsp.

Cited by 207 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Machine Learning VLSI CAD Experiments Should Consider Atomic Data Groups;Proceedings of the 2024 ACM/IEEE International Symposium on Machine Learning for CAD;2024-09-09

2. Enabling Risk Management of Machine Learning Predictions for FPGA Routability;Proceedings of the 2024 ACM/IEEE International Symposium on Machine Learning for CAD;2024-09-09

3. A Historical and Critical Assessment of Parametricism as an Architectural Style in the 21st Century;Buildings;2024-08-27

4. CFPara: a combination of coarse and fine-grained FPGA parallel routing methods;International Conference on Image, Signal Processing, and Pattern Recognition (ISPP 2024);2024-06-13

5. GOLDS: Genetic Algorithm-based Optimization of Custom FPGA Architecture Layout Design for Secure Silicon;Proceedings of the Great Lakes Symposium on VLSI 2024;2024-06-12

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3