Affiliation:
1. National Chiao Tung University, Taiwan
Abstract
This work tackles a problem of clock power minimization within a skew constraint under supply voltage variation. This problem is defined in the ISPD 2010 benchmark. Unlike mesh and cross link that reduce clock skew uncertainty by multiple driving paths, our focus is on controlling skew uncertainty in the structure of the tree. We observe that slow slew amplifies supply voltage variation, which induces larger path delay variation and skew uncertainty. To obtain the optimality, we formulate a symmetric clock tree synthesis as a mathematical programming problem in which the slew effect is considered by an NLDM-like cell delay variation model. A symmetry-to-asymmetry tree transformation is proposed to further reduce wire loading. Experimental results show that the proposed four methods save up to 20% of clock tree capacitance loading. Beyond controlling slew to suppress supply-voltage-variation-induced skew, we also discuss the strategies of clock tree synthesis under variant variation scenarios and the limitations of the ISPD 2010 benchmark.
Publisher
Association for Computing Machinery (ACM)
Subject
Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications
Cited by
6 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Clock Design Methodology for Energy and Computation Efficient Bitcoin Mining Machines;Proceedings of the 2022 International Symposium on Physical Design;2022-04-13
2. An Approximate Symmetry Clock Tree Design with Routing Topology Prediction;2021 IEEE International Midwest Symposium on Circuits and Systems (MWSCAS);2021-08-09
3. SLECTS: Slew-Driven Clock Tree Synthesis;IEEE Transactions on Very Large Scale Integration (VLSI) Systems;2019-04
4. Slew Merging Region Propagation for Bounded Slew and Skew Clock Tree Synthesis;IEEE Transactions on Very Large Scale Integration (VLSI) Systems;2019-01
5. Hardware Trojan detection by timing measurement: Theory and implementation;Microelectronics Journal;2018-07