Clock Tree Synthesis Considering Slew Effect on Supply Voltage Variation

Author:

Wang Chun-Kai1,Chang Yeh-Chi1,Chen Hung-Ming1,Chin Ching-Yu1

Affiliation:

1. National Chiao Tung University, Taiwan

Abstract

This work tackles a problem of clock power minimization within a skew constraint under supply voltage variation. This problem is defined in the ISPD 2010 benchmark. Unlike mesh and cross link that reduce clock skew uncertainty by multiple driving paths, our focus is on controlling skew uncertainty in the structure of the tree. We observe that slow slew amplifies supply voltage variation, which induces larger path delay variation and skew uncertainty. To obtain the optimality, we formulate a symmetric clock tree synthesis as a mathematical programming problem in which the slew effect is considered by an NLDM-like cell delay variation model. A symmetry-to-asymmetry tree transformation is proposed to further reduce wire loading. Experimental results show that the proposed four methods save up to 20% of clock tree capacitance loading. Beyond controlling slew to suppress supply-voltage-variation-induced skew, we also discuss the strategies of clock tree synthesis under variant variation scenarios and the limitations of the ISPD 2010 benchmark.

Publisher

Association for Computing Machinery (ACM)

Subject

Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications

Reference20 articles.

1. Wire segmenting for improved buffer insertion

2. Statistical Timing Analysis: From Basic Principles to State of the Art

3. Synthesis of low power clock trees for handling power-supply variations

4. On construction low power and robust clock tree via slew budgeting

5. CPLEX. 2010. IBM ilog cplex optimizer v12.2. http://www01.ibm.com/software/integration/optimization/cplex-optimizer/. CPLEX. 2010. IBM ilog cplex optimizer v12.2. http://www01.ibm.com/software/integration/optimization/cplex-optimizer/.

Cited by 6 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Clock Design Methodology for Energy and Computation Efficient Bitcoin Mining Machines;Proceedings of the 2022 International Symposium on Physical Design;2022-04-13

2. An Approximate Symmetry Clock Tree Design with Routing Topology Prediction;2021 IEEE International Midwest Symposium on Circuits and Systems (MWSCAS);2021-08-09

3. SLECTS: Slew-Driven Clock Tree Synthesis;IEEE Transactions on Very Large Scale Integration (VLSI) Systems;2019-04

4. Slew Merging Region Propagation for Bounded Slew and Skew Clock Tree Synthesis;IEEE Transactions on Very Large Scale Integration (VLSI) Systems;2019-01

5. Hardware Trojan detection by timing measurement: Theory and implementation;Microelectronics Journal;2018-07

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3