Abstract
This paper introduces a novel Time to Digital Converter (TDC) architecture based on the Modified Gate Diffusion Input (MGDI) technique, which is derived from the well-established GDI method. Through the utilization of MGDI-based logic gates and digital circuitry, this innovative approach leads to a substantial reduction in the number of transistors required for implementation. As a result, it offers significant advantages in terms of circuit area, power consumption, and propagation delay, while simultaneously simplifying the complexity of the overall logic design. The functional blocks within the TDC have been optimized to efficiently process an internal clock frequency of 5MHz. This achievement is realized using cutting-edge 90nm MGDI technology, operating at a supply voltage of 1V. Practical implementation of this design can be carried out seamlessly with Cadence Virtuoso tools in the 90nm technology node. In essence, this research effort represents a promising advancement in the realm of time-to-digital conversion. By harnessing the capabilities of MGDI and its transistor-saving attributes, the proposed TDC not only enhances performance but also addresses critical concerns such as power efficiency and chip area utilization. These advancements make it a compelling choice for applications requiring precise time measurements, while the compatibility with contemporary technology nodes ensures its relevance and applicability in modern integrated circuit design.
Reference20 articles.
1. V. Dokania, R. Verma, G. Manisha, A. Islam, Design of 10T full adder cell for ultralow Power applications, Ain Shams Engineering Journal, 9(4), (2017) 2363–2372. https://doi.org/10.1016/j.asej.2017.05.004
2. R. Mahimam, D. Muralidharan, A survey paper on Time-to-Digital Converter (TDC), Research Journal of Pharmaceutical Biological and Chemical Sciences, 8.1 (2017), 739-746.
3. R. Mahima, D. Muralidharan, A low power vernier Time-To-Digital converter using adiabatic logic, 2017 International Conference on Networks & Advances in Computational Technologies (NetACT), (2017) 90-94. https://doi.org/10.1109/NETACT.2017.8076747
4. X. Qin, C. Feng, D. Zhang, B. Miao, L. Zhao, X. Hao, S. Liu, Q. an, Development of A High Resolution TDC for Implementation in Flash Based and Anti-Fuse FPGAs for Aerospace Application, IEEE Transactions on Nuclear science, 60(5) (2013) 3550-3556.
5. R. Narasimman, A. Prabhakar, N. Chandrachoodan, Implementation of a 30 ps Resolution Time to Digital Converter in FPGA, IEEE International Conference on Electronic Design, Computer Networks & Automated Verification (EDCAV), (2015) 12-17.