Simulation of a triple-gate single electron FET memory with a quantum dot floating gate and a quantum wire channel
-
Published:2008
Issue:11
Volume:57
Page:7052
-
ISSN:1000-3290
-
Container-title:Acta Physica Sinica
-
language:
-
Short-container-title:Acta Phys. Sin.
Author:
Liu Kui ,Ding Hong-Lin ,Zhang Xian-Gao ,Yu Lin-Wei ,Huang Xin-Fan ,Chen Kun-Ji ,
Abstract
This paper investigates a triple-gate single electron FET memory with a Si quantum dot floating gate and a Si quantum wire channel by establishing a numerical model of two-dimensional Schrdinger and Poisson equations. The electron concentration in the silicon quantum wire channel of different scales is investigated under conditions that diverse gate voltage and programming voltage are applied with a two-dimensional finite element solution. The influence of the quantum confinement effect and the electron distribution in the nano-scale channel on the structure is also investigated. Results of the simulation show that, the threshold voltage increases when the size of the channel decreases, and the voltage also increases as the number of electrons on the floating gate increases. However, a non-linear saturation tendency occurs when the number of injected electrons increases further, due to the high density of carriers in the nanoscale Si nanowire channel. Further research shows that the strong quantum confinement effect in the channel can effectively restrain the saturation tendency when the size of the channel is small enough. It's worth mentioning that the threshold voltage shift reflects the number of electrons stored on the floating gate.This effect implies a possibility of multi-level storage.
Publisher
Acta Physica Sinica, Chinese Physical Society and Institute of Physics, Chinese Academy of Sciences
Subject
General Physics and Astronomy
Cited by
3 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献