Affiliation:
1. School of Electronics Engineering, KIIT Deemed to be University, Bhubaneswar, Odisha, India
Abstract
In recent years researchers have been focusing on the design of low power and
small size oscillator for emerging areas of interest such as the internet of
things (IoT) and biomedical applications. In this paper a new delay block
for ring oscillator is proposed using CMOS inverter cascaded with inverted
current starved inverter (CICSI). The designed delay block provides
approximately 50% more delay with a smaller number of transistors than the
conventionally designed circuits. Furthermore, a ring oscillator and a
non-overlapping clock (NOC) generator are designed using it. The designed
circuits can be used in switched capacitor (SC) circuits, analog mixed
signal circuits to meet the need for low frequency portable biomedical
applications. The designed circuits are simulated on Generic 90nm 1.2V
Process Design Kit (GPDK90) using Cadence Virtuoso Design Environment. The
simulation result shows the delay of the CICSI delay block is 592ps. The
ring oscillator using 101 stages of delay block is designed and it is shown
that it operates at a frequency of 17MHz with a power consumption of 420?W.
Publisher
National Library of Serbia
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Design of a Modified Current Starved Inverter Based Ring Oscillator for Switched Capacitor Circuit;2022 IEEE International Conference on Current Development in Engineering and Technology (CCET);2022-12-23
2. Reconfigurble Biquad Filter for Low Power Application;2022 Second International Conference on Next Generation Intelligent Systems (ICNGIS);2022-07-29