Author:
Deng Weixiang,Cheng Wenxiang,Cheng Jie,Ni Leibin,He Anping
Abstract
Abstract
Multiplier is one of the key modules in signal processing circuit and processor, and its robustness is especially important in the complex environment. Due to the lack of robustness of single-rail logic, a Null Convention Logic (NCL) Multiplier based on the Radix-4 Booth 8-bit fast parallel structure is proposed in this paper. The Radix-4 Booth algorithm reduces the number of partial products to lower the computing time, and the “sign generate” algorithm simplifies sign extension bitcomputation. In order to demonstrate the effectiveness of the proposed hardware implementation scheme, we implement an improved 8-bit NCL multiplier on vivado platform, the speed of which is 14% higher than that of the traditional Wallace NCL 8bit multiplier.
Reference15 articles.
1. Design and characterization of NULL convention arithmetic logic units[J];Bandapati;Microelectronic Engineering,2007
2. Optimization of NULL convention self-timed circuits[J];S.C. Smith;Integration the VLSI Journal,2004
3. NULL Convention LogicTM: a complete and consistent logicfor asynchronous digital circuit synthesis[C];Fant,2002
4. signed binary multiplication technique [J];Booth;Quarterly Journal of Mechanics and Applied Mathematics,1951
5. A Suggestion for a Fast Multiplier[J];Wallace,1964
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. An FPGA based Method of Polynomial Multiplication;2022 Asia Conference on Algorithms, Computing and Machine Learning (CACML);2022-03