Author:
Yadav Jatin,Kumar Anupam,Shareef Shaik,Bansal Sandeep,Rathour Navjot
Abstract
Abstract
The performance of a microprocessor depends on the efficient multiplier as it is one of the most principal component in various digital circuits. This paper reviews optimization techniques for high speed Vedic multiplier design which is based on Urdhva Tiryakbhyam Sutra of Ancient Indian Vedic Mathematics. This particular sutra is the most efficient one as it gives minimum delay for all types of complex multiplication. Adder being the most important component in a multiplier design, using the efficient adder will enhance the performance of Vedic multiplier. During the comparison, different adder topologies like Carry Look ahead Adder, Kogge Stone Adder, Carry Skip Adder are used to compare area, delay and power. The reviewed methods are implemented on 45nanometer(nm), 90nm and 180 nm CMOS technology. The results of all the prior approaches are reviewed and an efficient method out of them has been proposed.
Subject
General Physics and Astronomy
Reference17 articles.
1. Design a DSP operations using vedic mathematics;Itawadiya,2013
2. High speed 32-bit vedic multiplier for DSP applications;Chavan;international journal of Computer applications.,2016
3. A suggestion for a fast multiplier;Wallace;IEEE Trans. Elec. Comput.,1964
4. Design of high speed vedic multiplier using vedic mathematics techniques;Kumar;International Journal of Scientific and Research Publications,2012
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献