Fault-tolerant architecture for Cache : Summaries, Assessments and Trends

Author:

Wang Xuru,Gao Xin,Liang Zongnan,Nian Jiawei,Liu Hongjin

Abstract

Abstract Fault-tolerant design of cache is a key aspect of highly reliable processor design. In this paper, based on the key metrics in Cache architecture design: reliability, power consumption, latency and area, we divided the related research into two categories: one is to maximize reliability with guaranteed latency, power consumption and area, the other is to minimize latency, power consumption and area loss while ensuring fault tolerance reliability. Based on the classification, by analyzing different studies of Data and Tag in Cache, this paper gives the characteristics of these methods and the future development trend.

Publisher

IOP Publishing

Subject

General Physics and Astronomy

Reference33 articles.

1. Error detecting and error correcting codes;Hamming;Bell Syst. Tech. J.,1950

2. Multiple Bit Error Correction[C];Tam,2004

3. A class of multiple error correcting codes and decoding scheme;Reed;IRE Trans,1954

4. Application of Boolean algebra to switching circuit design and to error detection;Muller;IRE Trans,1954

5. Hamming SEC-DAED and Extended Hamming SEC-DED-TAED Codes Through Selective Shortening and Bit Placement[J];Sánchez-Macián,2012

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3