Author:
Jiang Maogong,Fu Guicui,Wan Bo,Xue Peng,Qiu Yao,Li Yanruoyue
Abstract
Purpose
The purpose of this paper is to present a failure analysis of the solder layer in a Darlington power transistor in a TO-3 package.
Design/methodology/approach
A failed Darlington power transistor in a TO-3 package was examined by different kinds of failure analysis techniques. At first, internal gas analysis was conducted to measure the atmosphere. Then, scanning acoustic microscopy (SAM) was performed to check the quality of the solder layers in the failed device, and the failure location was determined in the solder layer between chip and substrate. Next, the failed device was decapped to observe the defects. After removing the chip from the substrate, energy dispersive spectroscopy (EDS) and X-ray photoelectron spectroscopy (XPS) were applied and the main elemental composition of the solder layer was identified.
Findings
Internal gas analysis indicated that the moisture and oxygen contents exceeded the allowed maximum value. Large areas of voids were found in the solder layer by SAM. The main elemental compositions of the solder layer were identified by scanning electron microscopy and EDS. Furthermore, the valences of the chemical components in the solder layer were identified by XPS. Except for the few simple substances of the initial solder material, the chemical formulae of oxidation products in the solder layer were deduced. In addition, the root causes are also discussed.
Originality/value
This paper focuses on the solder layer failure of a power transistor. Factors such as the presence of oxygen, voids and other factors, which can cause transistor damage, were comprehensively analyzed. The analysis process is worth learning from and the results can be used to improve the reliability of power devices in this kind of package.
Subject
Electrical and Electronic Engineering,Condensed Matter Physics,General Materials Science,Electrical and Electronic Engineering,Condensed Matter Physics,General Materials Science
Reference20 articles.
1. voids, cracks, and hot spots in die attach,1983
2. Investigation on fatigue behavior of single SnAgCu/SnPb solder joint by rapid thermal cycling;Soldering & Surface Mount Technology,2015
3. High lead solder failure and microstructure analysis in die attach power discrete packages,2016
4. The effect of die attach voiding on the thermal resistance of chip level packages;Microelectronics Reliability,2006
Cited by
11 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献