A reconfigurable high-speed and low-complexity residue number system-based multiply-accumulate channel filter for software radio receivers

Author:

J. Britto Pari,K. Mariammal,D. Vaithiyanathan

Abstract

Purpose Filter design plays an essential role in most communication standards. The essential element of the software-defined radio is a channelizer that comprises several channel filters. Designing filters with lower complexity, minimized area and enhanced speed is a demanding task in currently prevailing communication standards. This study aims to propose an efficient reconfigurable residue number system (RNS)-based multiply-accumulate (MAC) channel filter for software radio receivers. Design/methodology/approach RNS-based pipelined MAC module for the realization of channel finite impulse response (FIR) filter architecture is considered in this work. Further, the use of a single adder and single multiplier for realizing the filter architecture regardless of the number of taps offers effective resource sharing. This design provides significant improvement in speed of operation as well as a reduction in area complexity. Findings In this paper, two major tasks have been considered: first, the RNS number conversion is performed in which the integer is converted into several residues. These residues are processed in parallel and are applied to the MAC-FIR filter architecture. Second, the MAC filter architecture involves pipelining, which enhances the speed of operation to a significant extent. Also, the time-sharing-based design incorporates a single partial product-based shift and add multiplier and single adder, which provide a low complex design. The results show that the proposed 16-tap RNS-based pipelined MAC sub-filter achieves significant improvement in speed as well as 89.87% area optimization when examined with the conventional RNS-based FIR filter structure. Originality/value The proposed MAC-FIR filter architecture provides good performance in terms of complexity and speed of operation because of the use of the RNS scheme with pipelining and partial product-based shift and adds multiplier and single adder when examining with the conventional designs. The reported architecture can be used in software radios.

Publisher

Emerald

Subject

Electrical and Electronic Engineering,Mechanical Engineering,Mechanics of Materials,Geotechnical Engineering and Engineering Geology,Civil and Structural Engineering

Reference35 articles.

1. A new hardware efficient reconfigurable fir filter architecture suitable for FPGA applications,2011

2. A Low-Power Digit-Based reconfigurable FIR filter;IEEE Transactions on Circuits and Systems II: Express Briefs,2006

3. Performance evaluation of signed-digit architecture for weighted-to-residue and residue-to-weighted number converters with moduli set (2n −1, 2n, 2n+ 1);IPSJ Digital Courier,2006

4. Improved RNS FIR filter architectures;IEEE Transactions on Circuits and Systems II: Express Briefs,2004

5. A natively fixed-point run-time reconfigurable FIR filter design method for FPGA hardware;IEEE Open Journal of Circuits and Systems,2022

Cited by 1 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3