1. A new hardware efficient reconfigurable fir filter architecture suitable for FPGA applications,2011
2. A Low-Power Digit-Based reconfigurable FIR filter;IEEE Transactions on Circuits and Systems II: Express Briefs,2006
3. Performance evaluation of signed-digit architecture for weighted-to-residue and residue-to-weighted number converters with moduli set (2n −1, 2n, 2n+ 1);IPSJ Digital Courier,2006
4. Improved RNS FIR filter architectures;IEEE Transactions on Circuits and Systems II: Express Briefs,2004
5. A natively fixed-point run-time reconfigurable FIR filter design method for FPGA hardware;IEEE Open Journal of Circuits and Systems,2022