1. D. Kahng and S. Sze, “A floating-gate and its application to memory devices,” The Bell System Technical Journal, vol. 46, no. 4, pp. 1288–1295, 1967.
2. J. Yeargain and C. Kuo, “A high density floating-gate EEPROM cell,” in International Electron Devices Meeting, 1981. IEDM’81,, vol. 27, 1981, pp. 24–27, 1981.
3. G. Ginami et al., “Survey on Flash technology with specific attention to the critical process parameters related to manufacturing,” Proceedings of the IEEE, vol. 91, no. 4, pp. 503–522, April 2003.
4. S. Aritome et al., “A 0.67 µm2 self-aligned shallow trench isolation cell (SA-STI cell) for 3 V-only 256 Mbit NAND EEPROMs,” in International Electron Devices Meeting, 1994. IEDM ’94. Technical Digest., pp. 61–64, Dec 1994.
5. W. Johnson et al., “A 16Kb electrically erasable nonvolatile memory,” in Solid-State Circuits Conference. Digest of Technical Papers. 1980 IEEE International, vol. XXIII, pp. 152–153, Feb. 1980.