Publisher
Springer International Publishing
Reference17 articles.
1. R. Zimmerman. 1999. Efficient VLSI implementation of modulo (2n ± 1) addition and multiplication. Proceedings, International Symposium on Computer Arithmetic, pp. 158–167.
2. H. T. Vergos and C. Efstathiou. 2008. A unifying approach for weighted and diminished-one modulo 2n + 1 addition. IEEE Transactions on Circuits and Systems II, 55:1041–1045.
3. L. Sousa and R. Chaves. 2005. A universal architecture for designing efficient modulo 2n + a multipliers. IEEE Transactions on Circuits and Systems I, 52(6):1166–1178.
4. R. Muralidharan and C.-H. Chang. 2012. Area-power efficient modulo 2n − 1 and modulo 2n + 1 multipliers for {2n − 1, 2n, 2n + 1} based RNS. IEEE Transactions on Circuits and Systems I, 59(10):2263–2274.
5. J. W. Chen, R. H. Yao, and W. J. Wu. 2011. Efficient modulo 2n + 1 multipliers. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 19(12):2149–2157.